

### PIC18(L)F26/45/46/55/56K42

# PIC18(L)F26/45/46/55/56K42 Family Silicon Errata and Data Sheet Clarification

The PIC18(L)F26/45/46/55/56K42 family devices that you have received conform functionally to the current Device Data Sheet (DS40001919**B**), except for the anomalies described in this document.

The silicon issues discussed in the following pages are for silicon revisions with the Device and Revision IDs listed in Table 1. The silicon issues are summarized in Table 2.

The errata described in this document will be addressed in future revisions of the PIC18(L)F26/45/46/55/56K42 silicon

Note: This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated in the last column of Table 2 apply to the current silicon revision (A2).

Data Sheet clarifications and corrections start on page 6, following the discussion of silicon issues.

The silicon revision level can be identified using the current version of MPLAB® IDE and Microchip's programmers, debuggers, and emulation tools, which are available at the Microchip corporate website (www.microchip.com).

For example, to identify the silicon revision level using MPLAB IDE in conjunction with a hardware debugger:

- Using the appropriate interface, connect the device to the hardware debugger.
- 2. Open an MPLAB IDE project.
- 3. Configure the MPLAB IDE project for the appropriate device and hardware debugger.
- For MPLAB X IDE, select <u>Window > Dashboard</u> and click the **Refresh Debug Tool Status** icon
- 5. Depending on the development tool used, the part number *and* Device Revision ID value appear in the **Output** window.

**Note:** If you are unable to extract the silicon revision level, please contact your local Microchip sales office for assistance.

The DEVREV values for the various PIC18(L)F26/45/46/55/56K42 silicon revisions are shown in Table 1.

TABLE 1: SILICON DEVREY VALUES

| D. (N)       | D 10 10 0 (1) (2)                   | Revision ID for Silicon Revision |      |  |
|--------------|-------------------------------------|----------------------------------|------|--|
| Part Number  | Device ID<13:0> <sup>(1), (2)</sup> | A1                               | A2   |  |
| PIC18F26K42  | 6C60h                               | A001                             | A002 |  |
| PIC18F45K42  | 6C20h                               | A001                             | A002 |  |
| PIC18F46K42  | 6C00h                               | A001                             | A002 |  |
| PIC18F55K42  | 6BC0h                               | A001                             | A002 |  |
| PIC18F56K42  | 6BA0h                               | A001                             | A002 |  |
| PIC18LF26K42 | 6DA0h                               | A001                             | A002 |  |
| PIC18LF45K42 | 6D60h                               | A001                             | A002 |  |
| PIC18LF46K42 | 6D40h                               | A001                             | A002 |  |
| PIC18LF55K42 | 6D00h                               | A001                             | A002 |  |
| PIC18LF56K42 | 6CE0h                               | A001                             | A002 |  |

- Note 1: The Revision ID is located in addresses 3FFFFCh-3FFFFDh and Device ID is located in addresses 3FFFFEh-3FFFFFh.
  - **2:** Refer to the "PIC18(L)F26/45/46/55/56K42 Memory Programming Specification" (DS40001886) for detailed information on Device and Revision IDs for your specific device.

TABLE 2: SILICON ISSUE SUMMARY

|                                      |                                            | Item                                             |                                                                                                                                 | Affected R | evisions <sup>(1)</sup> |
|--------------------------------------|--------------------------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|------------|-------------------------|
| Module                               | Feature                                    | No.                                              | Issue Summary                                                                                                                   | <b>A</b> 1 | A2                      |
|                                      | SMBus 2.0                                  | 1.1                                              | SMBus 2.0 logic levels.                                                                                                         | Х          |                         |
| Electrical                           | SMBus 3.0                                  | 1.2 SMBus 3.0 logic levels.                      |                                                                                                                                 | Х          | Х                       |
| Specifications                       | Min VDD<br>Specification for LF<br>Devices | 1.3 VDDMIN for LF devices is 2.0V.               |                                                                                                                                 | Х          | х                       |
| Signal<br>Measurement<br>Timer (SMT) | MFINTOSC Clock<br>Sources into SMT         | 2.1                                              | MFINTOSC clock sources into the SMT are not functional.                                                                         | Х          | х                       |
| DMA                                  | DMA Reads from<br>Data EEPROM              | 3.1 DMA reads from Data EEPROM does not operate. |                                                                                                                                 | Х          |                         |
| DMA                                  | DMA in Doze Mode                           | 3.2                                              | DMA transfers may not work when CPU is in Doze mode.                                                                            |            | х                       |
| UART                                 | BRGS Select                                | 4.1                                              | BRGS Select feature not functional in DALI mode.                                                                                |            | х                       |
| UART                                 | Stop Bit Interrupt<br>Flag                 | 4.2                                              | Stop Bit interrupt flag functionality not available.                                                                            | Х          |                         |
| NVM Control                          | WRERR Bit Functionality                    | 5.1                                              | WRERR bit cannot be cleared in hardware after being set once.                                                                   | Х          | Х                       |
| WWDT                                 | WWDT Operation in Doze Mode                | 6.1                                              | Window violation occurs when WWDT operated in Doze mode.                                                                        | Х          | х                       |
| Power-Saving<br>Operation Modes      | Low-Power Sleep<br>Mode                    | 7.1                                              | Low-power Sleep mode does not operate at 3.0v <vdd<3.6v.< td=""><td>Χ</td><td>×</td></vdd<3.6v.<>                               | Χ          | ×                       |
|                                      | ADC in Precharge<br>State                  | 8.1                                              | ADC shorts briefly in precharge state when the corresponding analog pin is selected as output.                                  | Х          |                         |
| ADC2                                 | Burst Average Mode<br>Double Sampling      | 8.2                                              | The ADC <sup>2</sup> does not trigger the second conversion when operated in non-continuous double-sampling Burst Average mode. | Х          | Х                       |

**Note 1:** Only those issues indicated in the last column apply to the current silicon revision.

#### Silicon Errata Issues

Note:

This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated by the shaded column in the following tables apply to the current silicon revision (A2).

#### 1. Module: Electrical Specifications

#### 1.1 SMBus 2.0

The SMBus 2.0 VIL specification (Parameter D304) at 125°C is 0.7V.

#### Work around

None.

#### **Affected Silicon Revisions**

| <b>A</b> 1 | A2 |  |  |  |
|------------|----|--|--|--|
| Χ          |    |  |  |  |

#### 1.2 SMBus 3.0

The SMBus 3.0 VIL specification (Parameter D305) is temperature and VDD dependent. Refer to the table below.

| Temperature | VDD  | D305 SMBus 3.0 VIL<br>Specification |
|-------------|------|-------------------------------------|
| -40°C       | 1.8V | 0.6V                                |
| -40°C       | 5.5V | 0.8V                                |
| 25°C        | 1.8V | 0.6V                                |
| 25°C        | 5.5V | 0.8V                                |
| 85°C        | 1.8V | 0.6V                                |
| 85°C        | 5.5V | 0.7V                                |
| 125°C       | 1.8V | 0.5V                                |
| 125°C       | 5.5V | 0.7V                                |

#### Work around

None.

#### **Affected Silicon Revisions**

| 1 | <b>4</b> 1 | A2 |  |  |  |
|---|------------|----|--|--|--|
|   | Χ          | Χ  |  |  |  |

#### 1.3 Min VDD Specification for LF Devices

VDDMIN for LF devices (Parameter D002) is 2.0V.

#### Work around

None.

#### **Affected Silicon Revisions**

| A1 | Α | 2 |  |  |  |
|----|---|---|--|--|--|
| Х  | > | ( |  |  |  |

## 2. Module: Signal Measurement Timer (SMT)

#### 2.1 MFINTOSC Clock Sources into SMT

The Signal Measurement Timer does not operate when MFINTOSC is selected as the clock source (i.e. CSEL = 0b100 and 0b101).

#### Work around

The MFINTOSC does not start up automatically. User software needs to manually enable the MFINTOSC by setting the MFOEN bit in the OSCCEN register. The MFINTOSC will remain enabled as long as MFOEN bit is set.

#### **Affected Silicon Revisions**

| <b>A</b> 1 | A2 |  |  |  |
|------------|----|--|--|--|
| Χ          | Χ  |  |  |  |

#### 3. Module: DMA

#### 3.1 DMA Reads from Data EEPROM

The DMA modules do not operate when CPU is in Doze mode (DOZEN = 1 in CPUDOZE register).

#### Work around

None. NVMCON reads work as described.

#### **Affected Silicon Revisions**

| <b>A</b> 1 | A2 |  |  |  |
|------------|----|--|--|--|
| Χ          |    |  |  |  |

#### 3.2 DMA in Doze Mode

When the CPU is operated in Doze mode, DMA transfers may not work as expected.

#### Work around

None.

#### **Affected Silicon Revisions**

| <b>A</b> 1 | A2 |  |  |  |
|------------|----|--|--|--|
| Χ          | Χ  |  |  |  |

4. Module: UART

#### 4.1 Baud Rate Generator Speed Select

The Baud Rate Generator Speed Select feature (BRGS bit in the UxCON0 register) in DALI mode is not functional. The Baud Rate Generator always operates at normal speed with 16 baud clocks per bit in DALI mode.

#### Work around

None.

#### **Affected Silicon Revisions**

| <b>A1</b> | A2 |  |  |  |
|-----------|----|--|--|--|
|           | Χ  |  |  |  |

#### 4.2 Stop Bit Interrupt Flag

Stop Bit interrupt flag functionality is not available in the CERIF bit in revision A1.

#### Work around

Use Timer2 with HLT and connect the UART RX port to the timer Reset trigger. Set the time-out period to the desired Stop bit time (for DALI mode, this is equivalent to two Stop bits at 1200 baud = 1.66 ms). When the Stop bit is received, the timer times out notifying end of data.

#### **Affected Silicon Revisions**

| <b>A</b> 1 | A2 |  |  |  |
|------------|----|--|--|--|
| Χ          |    |  |  |  |

5. Module: NVM Control

#### 5.1 WRERR Bit Functionality

When a Reset is issued while an NVM high-voltage operation is in progress, the WRERR bit in the NVMCON1 register is set as expected. After clearing the WRERR bit, if a Reset reoccurs, the WRERR bit is set again regardless of whether an NVM operation is in progress or not.

#### Work around

None.

#### **Affected Silicon Revisions**

| <b>A</b> 1 | A2 |  |  |  |
|------------|----|--|--|--|
| Х          | Х  |  |  |  |

6. Module: WWDT

#### 6.1 WWDT Operation in Doze Mode

When the CLRWDT instruction is issued in Doze mode, a window violation error occurs in WWDT even though the window is open and armed.

#### Work around

Do not operate the WWDT in Doze mode.

#### **Affected Silicon Revisions**

| <b>A</b> 1 | A2 |  |  |  |
|------------|----|--|--|--|
| Χ          | Χ  |  |  |  |

#### 7. Module: Power-Saving Operation Modes

#### 7.1 Low-Power Sleep Mode in F Devices

The F device resets when waking up from Sleep while in Low-Power mode (VREGPM = 1 in VREGCON register) at 3.1V < VDD < 3.3V.

#### Work around

- a) If wake-up from Sleep is needed at 3.1V < VDD < 3.3V, operate the F device in Normal Power mode (VREGPM = 0).</li>
- b) If wake-up from Sleep is needed at 3.1V < VDD < 3.3V, enable the Fixed Voltage Reference (EN = 1 in FVRCON register). This increases the current in Sleep mode by typically 7 μA.</li>

#### **Affected Silicon Revisions**

| <b>A</b> 1 | A2 |  |  |  |
|------------|----|--|--|--|
| Х          | Х  |  |  |  |

8. Module: ADC<sup>2</sup>

#### 8.1 ADC in Precharge State

During the precharge state, if the analog pin on which the ADC conversion is performed is selected to be an output (such as LATx or ADGRDx), there is a 20 ns short between pull-up/down and the external low/high states, resulting in an inaccurate ADC conversion reading.

#### Work around

None

#### **Affected Silicon Revisions**

| <b>A</b> 1 | A2 |  |  |  |
|------------|----|--|--|--|
| Χ          |    |  |  |  |

#### 8.2 Burst Average Mode Double Sampling

When the  $ADC^2$  is operated in Burst Average mode (MD = 0b011 in ADCON2 register) while enabling non-continuous operation and double-sampling (CONT = 0 in the ADCON0 register and DSEN = 1 in the ADCON1 register), the value in the ADCNT register does not increment beyond 0b1 toward the value in the ADRPT register.

#### Work around

When operating the  $ADC^2$  in Burst Average mode with double-sampling, enable continuous operation of the module (CONT = 1 in the ADCON0 register) and set the stop-on-interrupt bit (SOI bit in the ADCON3 register). After the interrupt occurs, perform appropriate threshold calculations in the software and retrigger  $ADC^2$  as necessary.

If the CPU is in Low-Power Sleep mode, alternatively the  $ADC^2$  in non-continuous Burst Average mode can be operated with single ADC conversion (DSEN = 0 in the ADCON1 register) compromising noise immunity for lower power consumption by preventing the device from waking up to perform threshold calculations in the software.

#### **Affected Silicon Revisions**

| A1 | A2 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### **Data Sheet Clarifications**

The following typographic corrections and clarifications are to be noted for the latest version of the device data sheet (DS40001919**B**):

Corrections are shown in **bold**. Where possible, the original bold text formatting has been removed for clarity.

#### 1. Module: Electrical Specifications

#### **Power-Down Current**

Table 44-5 contains incorrect ADC power-down current. The correct table is as follows:

#### TABLE 44-5: POWER-DOWN CURRENT (IPD)(1,2)

| PIC18LF           | 27/47/57K42 |                                       | Standard Operating Conditions (unless otherwise stated) |       |                                                                    |                |            |            |                        |  |
|-------------------|-------------|---------------------------------------|---------------------------------------------------------|-------|--------------------------------------------------------------------|----------------|------------|------------|------------------------|--|
| PIC18F27/47/57K42 |             |                                       |                                                         |       | Standard Operating Conditions (unless otherwise stated) VREGPM = 1 |                |            |            |                        |  |
| Param.            | Symbol      | Device Characteristics                | Min.                                                    | Тур.† | Max.<br>+85°C                                                      | Max.<br>+125°C | Units      | Conditions |                        |  |
| No.               |             |                                       |                                                         |       |                                                                    |                |            | VDD        | Note                   |  |
| D200              | IPD         | IPD Base                              | _                                                       | 0.07  | 2                                                                  | 10.5           | μΑ         | 3.0V       |                        |  |
| D200              | IPD         | IPD Base                              | _                                                       | 0.4   | 4                                                                  | 12             | μА         | 3.0V       |                        |  |
| D200A             |             |                                       | _                                                       | 20    | 38                                                                 | 42             | μА         | 3.0V       | VREGPM = 0             |  |
| D201              | IPD_WDT     | Low-Frequency Internal Oscillator/WDT | _                                                       | 0.9   | 3.2                                                                | 11.2           | μΑ         | 3.0V       |                        |  |
| D201              | IPD_WDT     | Low-Frequency Internal Oscillator/WDT | _                                                       | 1.1   | 3.2                                                                | 13             | μΑ         | 3.0V       |                        |  |
| D202              | IPD_SOSC    | Secondary Oscillator (Sosc)           | _                                                       | 0.75  | 6                                                                  | 14             | μΑ         | 3.0V       | LP mode                |  |
| D202              | IPD_SOSC    | Secondary Oscillator (Sosc)           | _                                                       | 1.0   | 7                                                                  | 15             | μΑ         | 3.0V       | LP mode                |  |
| D203              | IPD_FVR     | FVR                                   | _                                                       | 45    | 74                                                                 | 75             | μΑ         | 3.0V       | FVRCON = 0x81 or 0x84  |  |
| D203              | IPD_FVR     | FVR                                   | _                                                       | 40    | 70                                                                 | 76             | μΑ         | 3.0V       | FVRCON = 0x81 or 0x84  |  |
| D204              | IPD_BOR     | Brown-out Reset (BOR)                 | _                                                       | 9.4   | 14                                                                 | 18             | μΑ         | 3.0V       |                        |  |
| D204              | IPD_BOR     | Brown-out Reset (BOR)                 | _                                                       | 9.4   | 15                                                                 | 18             | μΑ         | 3.0V       |                        |  |
| D205              | IPD_LPBOR   | Low-Power Brown-out Reset (LPBOR)     | _                                                       | 0.2   | 3                                                                  | 11             | μΑ         | 3.0V       |                        |  |
| D206              | IPD_HLVD    | High/Low Voltage Detect (HLVD)        | _                                                       | 9.5   | 14.8                                                               | 18             | μΑ         | 3.0V       |                        |  |
| D206              | IPD_HLVD    | High/Low Voltage Detect (HLVD)        | _                                                       | 9.7   | 14.2                                                               | 17             | μΑ         | 3.0V       |                        |  |
| D207              | IPD_ADCA    | ADC - Non-Converting                  | _                                                       | 0.1   | 2                                                                  | 10.5           | μ <b>Α</b> | 3.0V       | ADC not converting (4) |  |
| D207              | IPD_ADCA    | ADC – Non-Converting                  | _                                                       | 0.1   | 4                                                                  | 12             | μ <b>Α</b> | 3.0V       | ADC not converting (4) |  |
| D208              | IPD_CMP     | Comparator                            | _                                                       | 33    | 49                                                                 | 50             | μΑ         | 3.0V       |                        |  |
| D208              | IPD_CMP     | Comparator                            | _                                                       | 30    | 49                                                                 | 50             | μΑ         | 3.0V       |                        |  |

† Data in "Typ." column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

4: ADC clock source is FRC.

Note

<sup>1:</sup> The peripheral current is the sum of the base IDD and the additional current consumed when this peripheral is enabled. The peripheral Δ current can be determined by subtracting the base IDD or IPD current from this limit. Max. values should be used when calculating total current consumption.

<sup>2:</sup> The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode with all I/O pins in high-impedance state and tied to Vss.

<sup>3:</sup> All peripheral currents listed are on a per-peripheral basis if more than one instance of a peripheral is available.

# APPENDIX A: DOCUMENT REVISION HISTORY

#### **Rev A Document (06/2017)**

Initial release of this document.

#### **Rev B Document (10/2017)**

Added Module 3: DMA to Silicon Errata Issues. Other minor corrections.

#### **Rev C Document (06/2018)**

Updated Table 1 and Table 2; Added Module 4: UART; Module 3.2; Module 5: NVM Control; Module 6: WWDT; Module 7: Power-Saving Operation Modes; Added Module 8: ADC

Data Sheet Clarifications: Added Module 1: Electrical Specifications.

Other minor corrections.

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### **Trademarks**

The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KeeLoq, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A. Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, INICnet, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, memBrain, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM, net. PICkit, PICtail, PowerSmart, PureSilicon. QMatrix, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademarks of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

©2018, Microchip Technology Incorporated, All Rights Reserved. ISBN: 978-1-5224-3261-6



#### Worldwide Sales and Service

#### **AMERICAS**

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199

Tel: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://www.microchip.com/

support Web Address:

www.microchip.com

Atlanta Duluth, GA

Tel: 678-957-9614 Fax: 678-957-1455

Austin, TX Tel: 512-257-3370

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

Dallas

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Tel: 281-894-5983 Indianapolis Noblesville, IN

Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

Raleigh, NC Tel: 919-844-7510

New York, NY Tel: 631-435-6000

**San Jose, CA** Tel: 408-735-9110 Tel: 408-436-4270

**Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

**Australia - Sydney** Tel: 61-2-9868-6733

**China - Beijing** Tel: 86-10-8569-7000

China - Chengdu

Tel: 86-28-8665-5511 China - Chongqing

Tel: 86-23-8980-9588

**China - Dongguan** Tel: 86-769-8702-9880

**China - Guangzhou** Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

China - Nanjing

Tel: 86-25-8473-2460 China - Qingdao

Tel: 86-532-8502-7355 China - Shanghai

Tel: 86-21-3326-8000 China - Shenyang

Tel: 86-24-2334-2829 China - Shenzhen

Tel: 86-755-8864-2200

**China - Suzhou** Tel: 86-186-6233-1526

**China - Wuhan** Tel: 86-27-5980-5300

**China - Xian** Tel: 86-29-8833-7252

China - Xiamen
Tel: 86-592-2388138

**China - Zhuhai** Tel: 86-756-3210040

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi
Tel: 91-11-4160-8631

India - Pune Tel: 91-20-4121-0141

Japan - Osaka

Tel: 81-6-6152-7160

**Japan - Tokyo** Tel: 81-3-6880- 3770

**Korea - Daegu** Tel: 82-53-744-4301

Korea - Seoul Tel: 82-2-554-7200

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

Philippines - Manila Tel: 63-2-634-9065

**Singapore** Tel: 65-6334-8870

**Taiwan - Hsin Chu** Tel: 886-3-577-8366

Taiwan - Kaohsiung Tel: 886-7-213-7830

**Taiwan - Taipei** Tel: 886-2-2508-8600

Thailand - Bangkok Tel: 66-2-694-1351

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

#### **EUROPE**

**Austria - Wels** Tel: 43-7242-2244-39

Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4450-2828

Fax: 45-4485-2829 Finland - Espoo

Tel: 358-9-4520-820

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Germany - Garching Tel: 49-8931-9700

**Germany - Haan** Tel: 49-2129-3766400

**Germany - Heilbronn** Tel: 49-7131-67-3636

Germany - Karlsruhe Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Germany - Rosenheim Tel: 49-8031-354-560

Israel - Ra'anana Tel: 972-9-744-7705

Italy - Milan

Tel: 39-0331-742611 Fax: 39-0331-466781

**Italy - Padova** Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7289-7561

**Poland - Warsaw** Tel: 48-22-3325737

Romania - Bucharest Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

Sweden - Gothenberg Tel: 46-31-704-60-40

**Sweden - Stockholm** Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820